# **DSP Processors**

| <b>Course Code</b>                    | 20EC4702E                   | Year                           | IV    | Semester        | I      |  |
|---------------------------------------|-----------------------------|--------------------------------|-------|-----------------|--------|--|
| <b>Course Category</b>                | Professional<br>Elective-IV | Branch                         | ECE   | Course Type     | Theory |  |
| Credits                               | 3                           | L-T-P                          | 3-0-0 | Prerequisites   | Nil    |  |
| Continuous<br>Internal<br>Evaluation: | 30                          | Semester<br>End<br>Evaluation: | 70    | Total<br>Marks: | 100    |  |

---

| Course Outcomes                                                       |                                                                         |  |  |  |  |  |  |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| Upon successful completion of the course, the student will be able to |                                                                         |  |  |  |  |  |  |
| CO1                                                                   | Comprehend the concepts of digital signal processing techniques. (L2)   |  |  |  |  |  |  |
| CO2                                                                   | Identify various sources of errors. (L3)                                |  |  |  |  |  |  |
| CO3                                                                   | Illustrate Architectural features of programmable DSP devices. (L3)     |  |  |  |  |  |  |
| CO4                                                                   | Analyze the performance of processor based on pipelining concepts. (L4) |  |  |  |  |  |  |
| CO5                                                                   | Develop basic DSP algorithms using DSP Processors.(L3)                  |  |  |  |  |  |  |

---

| Mapping of course outcomes with Program outcomes (CO/ PO/PSO Matrix)   |     |     |     |     |     |     |     |     |     |      |      |      |      |      |
|------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|
| Note: 1- Weak correlation 2-Medium correlation 3-Strong correlation    |     |     |     |     |     |     |     |     |     |      |      |      |      |      |
| * - Average value indicates course correlation strength with mapped PO |     |     |     |     |     |     |     |     |     |      |      |      |      |      |
| COs                                                                    | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 | PSO1 | PSO2 |
| CO1                                                                    | 2   |     |     |     |     |     |     |     |     | 1    |      |      | 1    | 1    |
| CO2                                                                    | 2   |     |     |     |     |     |     |     |     | 2    |      |      | 2    | 2    |
| CO3                                                                    | 3   |     |     |     |     |     |     |     |     | 2    |      |      | 2    | 2    |
| CO4                                                                    |     | 2   |     |     |     |     |     |     |     | 2    |      |      | 2    | 2    |
| CO5                                                                    | 2   |     |     |     |     |     |     |     |     | 2    |      |      | 2    | 2    |
|                                                                        | _   | _   |     |     |     |     |     |     |     | _    |      |      | _    | _    |

|             | Syllabus                                                                                                                                                                                                                                                                                 |             |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| Unit<br>No. | Contents                                                                                                                                                                                                                                                                                 |             |  |  |  |  |
| 1           | <b>Computational accuracy in DSP Implementations:</b> Number formats for signals and coefficients in DSP systems, dynamic range and precision, sources of error in DSP implementations, A/D conversion errors, DSP computational errors, D/A conversion errors, compensating filter.     | CO1,<br>CO2 |  |  |  |  |
| 2           | Architectures for Programmable DSP Devices: Basic architectural features, DSP computational building blocks, bus architecture and memory, data addressing capabilities, address generation unit, programmability and program execution, speed issues, features for external interfacing. | CO1,<br>CO3 |  |  |  |  |
| 3           | <b>Execution Control and Pipelining:</b> Hardware looping, interrupts, stacks, relative branch support, pipelining and performance, pipeline depth, interlocking, branching effects, interrupt effects, pipeline programming models                                                      | CO1,<br>CO4 |  |  |  |  |
| 4           | Programmable Digital Signal Processors: Introduction, Commercial Digital Signal Processing devices, architecture of                                                                                                                                                                      | CO1,<br>CO3 |  |  |  |  |

|   | TMS320C54xx Digital Signal Processors, addressing modes of the TMS320C54xx processors, memory Spaces of TMS320C54xx processors, program control, TMS320C54xx instructions and programming, on Chip peripherals, interrupts, pipeline operation of the TMS320C54xx processors                                                                                                              |             |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 5 | Implementations of Basic DSP Algorithms & Interfacing: Introduction, The Q-notation, FIR Filters, IIR Filters, interpolation filters, decimation filters, PID controller, adaptive filters, 2-D Signal Processing, Memory space organization, External bus interfacing signals, Memory interface, Parallel I/O interface, Programmed I/O, Interrupts and I/O, Direct memory access (DMA). | CO1,<br>CO5 |

\_\_

## **Learning Resources**

#### **Text Books**

- 1. Avtar Singh, S.Srinivasan, Digital Signal Processing, Cengage Learning, 2004.
- 2. Phil Lapsley, DSP Processor Fundamentals: Architectures and Features, IEEE Press, 1997.

### **Reference Books**

- 1. Sen M.Kuo, Real-Time Digital Signal Processing, 2<sup>nd</sup> Ed., Wiley Student Ed., 2010.
- 2. B.Venkata Ramani, M.Bhaskar, Digital Signal Processors, Architecture, Programming and Applications, Tata McGraw Hill, 2004.
- 3. Jonatham Stein, Digital Signal Processing, Wiley Student Edition, 2005

#### e- Resources

- 1. https://ocw.snu.ac.kr/node/25239
- 2. <a href="https://nptel.ac.in/courses/108106149">https://nptel.ac.in/courses/108106149</a>